Formal Semantics and Proof Techniques for Optimizing VHDL Models

Available
0
StarStarStarStarStar
0Reviews
Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to reason about VHDL. The dynamic semantics is presented as a description of what the simulation o...
Read more
E-book
pdf
Price
89.50 £
Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to reason about VHDL. The dynamic semantics is presented as a description of what the simulation o...
Read more
Follow the Author

Options

  • Formats: pdf
  • ISBN: 9781461551232
  • Publication Date: 6 Dec 2012
  • Publisher: Springer US
  • Product language: English
  • Drm Setting: DRM