Nano-CMOS Gate Dielectric Engineering

Available
0
StarStarStarStarStar
0Reviews

According to Moore’s Law, not only does the number of transistors in an integrated circuit double every two years, but transistor size also decreases at a predictable rate. At the rate we are going, the downsizing of CMOS transistors will reach the deca-nanometer scale by 2020. Accordingly, the gate dielectric thickness will be shrunk to less than half-nanometer oxide equivalent thickness (EOT) to...

Read more
product_type_E-book
pdf
Price
52.99 £

According to Moore’s Law, not only does the number of transistors in an integrated circuit double every two years, but transistor size also decreases at a predictable rate. At the rate we are going, the downsizing of CMOS transistors will reach the deca-nanometer scale by 2020. Accordingly, the gate dielectric thickness will be shrunk to less than half-nanometer oxide equivalent thickness (EOT) to...

Read more
Follow the Author

Options

  • Formats: pdf
  • ISBN: 9781439849606
  • Publication Date: 19 Dec 2017
  • Publisher: CRC Press
  • Product language: English
  • Drm Setting: DRM